## A, B, C and D should be solved according to the following architecture and information.



There are 3 16-bit common busses (BUS1, BUS2 and BUS3). BUS2 and BUS3 are connected to BUS1. All register except AC, can be loaded from BUS1.

**PSH:** Instruction decrements the value of the stack register (SP) by ones, and then write the content into the memory cell.

**PULL:** Instruction loads a value into DR from the memory cell whose address be pointed by SP, and then increments the value of the stack register (SP) by one.



## For Part C use the following information:

The hardware based control unit, the opcode bits from IR is connected an opcode decoder and output signals from K0 to K13.

## For Part D use the following information:

The microinstruction format of the software based control unit is as follows:



F1, F2, F3: Microoperation fields

CD: Condition for branching

BR: Branch field AD: Address field Microoperations for F1, F2 and F3 are gives as following:

| F1  | Microoperation          | Symbol |
|-----|-------------------------|--------|
| 000 | None                    | NOP    |
| 001 | $AC \leftarrow AC + DR$ | ADD    |
| 010 | AC ← 0                  | CLRAC  |
| 011 | AC ← AC + 1             | INCAC  |
| 100 | AC ← DR                 | DRTAC  |
| 101 | AC ← DR(0-10)           | DRTAR  |
| 110 | AC ← PC                 | PCTAR  |
| 111 | M[AR] ← DR              | WRITE  |

| F2  | Microoperation        | Symbol |
|-----|-----------------------|--------|
| 000 | None                  | NOP    |
| 001 | AC ← AC - DR          | SUB    |
| 010 | SP ← SP + 1           | INCSP  |
| 011 | SP ← SP - 1           | DECSP  |
| 100 | $DR \leftarrow M[AR]$ | READ   |
| 101 | $DR \leftarrow AC$    | ACTDR  |
| 110 | DR ← DR + 1           | INCDR  |
| 111 | DR(0-10) ← PC         | PCTDR  |

| F3  | Microoperation                | Symbol |
|-----|-------------------------------|--------|
| 000 | None                          | NOP    |
| 001 | $AC \leftarrow AC \oplus DR$  | ADD    |
| 010 | $AC \leftarrow \overline{AC}$ | CLRAC  |
| 011 | $PC \leftarrow SP$            | SPTPC  |
| 100 | $SP \leftarrow AR$            | ARTSP  |
| 101 | PC ← PC + 1                   | INCPC  |
| 110 | $PC \leftarrow AR$            | ARTPC  |
| 111 | AR ← SP                       | SPTAR  |

Consider for conditional branches (BR) and condition field (status bit) CD as follows:

| CD | Condition  | Symbol | Comments             |
|----|------------|--------|----------------------|
| 00 | Always = 1 | U      | Unconditional branch |
| 01 | DR(15)     | - 1    | Indirect address bit |
| 10 | AC(15)     | S      | Sign bit of AC       |
| 11 | AC = 0     | Z      | Zero value in AC     |

| BR | Symbol | Function                                                 |
|----|--------|----------------------------------------------------------|
| 00 | JMP    | CAR ← AD if condition = 1                                |
|    |        | CAR ← CAR + 1 if condition = 0                           |
| 01 | CALL   | CAR ← AD, SBR ← CAR + 1 if condition = 1                 |
|    |        | CAR ← CAR + 1 if condition = 0                           |
| 10 | RET    | CAR ← SBR (Return from subroutine)                       |
| 11 | MAP    | $CAR(2-5) \leftarrow DR(11-14), CAR(0,1,6) \leftarrow 0$ |

## A DE+C \* B+ \* FGH+ \*/

(b) (2pea) What is typically poshed to the stack during a routine (function) call? 2 is result symbol of



(a) (5 pts) Write the fetch and decode cycles using Register Transfer Language (RTL).

(b) (5 pts) Write the values of relevant control signals (B<sub>1</sub>B<sub>0</sub>, C<sub>1</sub>C<sub>0</sub>, D<sub>1</sub>D<sub>0</sub>) LD, INC, CLR, R, W etc.) at each cycle of fetch and decode.

Fetch: 
$$B_1B_0 = 00$$
  $T_0 = 1$ 

$$C_1G_0 = 00$$

$$LD(IR) = 1$$

$$INC(RC) = 1$$

$$R = 1$$

Decode: 
$$D_1D_0 = 10$$
  $T_1 = 1$   
 $B_1B_0 = 10$   
 $2D(AR) = 1$ 

**Part C** For a hardware based control unit, each register have control signal for load (LD), increment (INC) and clear (CLR). However, they do not have any control signal for decrementing.

**Hint:** Value of the register can be decremented to transfer its value to AC, clearing and increasing the value of the DR such that  $DR \leftarrow 1$ , complementing the value of the DR and adding DR to AC. However, the content of the DR should be preserved and then should be transferred to the stack memory.

(a) (5 pts) Write the stack operation of PSH (Opcode=101) and PULL (Opcode = 110) using RTL.

(b) (5 pts) Write the value of control signals ( $C_1C_0$ ,  $D_1D_0$ , LD, INC, CLR, R, W etc.) for each cycle.

Part D (10 pts) Write a symbolic microprogram for PSH (Opcode=101) and PULL (Opcode=110) using the information given above

Bewere of the changed mapping algorithm: CAR'S - S - IR(12 - 14) CAR'S - 0

It is possible to decrement SP register by using DECSP (for this question only)

There is no need to convert the microprogram into hexadecimal machine codes

There is no need to implement fetchic decode cycles. Just assume that there are enbrechmes for feach (FETCR). and indirect address decoding (INDRCT) available for your convenience and use these subscribes.